Show simple item record

dc.contributor.authorVerma, Naveen
dc.contributor.authorSinangil, Mahmut Ersin
dc.contributor.authorChandrakasan, Anantha P.
dc.date.accessioned2010-04-07T20:16:43Z
dc.date.available2010-04-07T20:16:43Z
dc.date.issued2009-11
dc.identifier.issn0018-9200
dc.identifier.otherINSPEC Accession Number: 10957790
dc.identifier.urihttp://hdl.handle.net/1721.1/53553
dc.description.abstractIn modern ICs, the trend of integrating more on-chip memories on a die has led SRAMs to account for a large fraction of total area and energy of a chip. Therefore, designing memories with dynamic voltage scaling (DVS) capability is important since significant active as well as leakage power savings can be achieved by voltage scaling. However, optimizing circuit operation over a large voltage range is not trivial due to conflicting trade-offs of low-voltage (moderate and weak inversion) and high-voltage (strong inversion) transistor characteristics. Specifically, low-voltage operation requires various assist circuits for functionality which might severely impact high-voltage performance. Reconfigurable assist circuits provide the necessary adaptability for circuits to adjust themselves to the requirements of the voltage range that they are operating in. This paper presents a 64 kb reconfigurable SRAM fabricated in 65 nm low-power CMOS process operating from 250 mV to 1.2 V. This wide supply range was enabled by a combination of circuits optimized for both subthreshold and above-threshold regimes and by employing hardware reconfigurability. Three different write-assist schemes can be selectively enabled to provide write functionality down to very low voltage levels while preventing excessive power overhead. Two different sense-amplifiers are implemented to minimize sensing delay over a large voltage range. A prototype test chip is tested to be operational at 20 kHz with 250 mV supply and 200 MHz with 1.2 V supply. Over this range leakage power scales by more than 50 X and a minimum energy point is achieved at 0.4 V with less than 0.1 pJ/bit/access.en
dc.description.sponsorshipDefence Advanced Research Projects Agencyen
dc.language.isoen_US
dc.publisherInstitute of Electrical and Electronics Engineersen
dc.relation.isversionofhttp://dx.doi.org/10.1109/jssc.2009.2032493en
dc.rightsArticle is made available in accordance with the publisher's policy and may be subject to US copyright law. Please refer to the publisher's site for terms of use.en
dc.sourceIEEEen
dc.subjectlow-power SRAM designen
dc.subjectdynamic voltage scalingen
dc.subjectcircuit reconfigurabilityen
dc.subjectcache memoriesen
dc.titleA Reconfigurable 8T Ultra-Dynamic Voltage Scalable (U-DVS) SRAM in 65 nm CMOSen
dc.typeArticleen
dc.identifier.citationSinangil, M.E., N. Verma, and A.P. Chandrakasan. “A Reconfigurable 8T Ultra-Dynamic Voltage Scalable (U-DVS) SRAM in 65 nm CMOS.” Solid-State Circuits, IEEE Journal of 44.11 (2009): 3163-3173. © 2009 Institute of Electrical and Electronics Engineers.en
dc.contributor.departmentMassachusetts Institute of Technology. Department of Electrical Engineering and Computer Scienceen_US
dc.contributor.departmentMassachusetts Institute of Technology. Microsystems Technology Laboratoriesen_US
dc.contributor.approverChandrakasan, Anantha P.
dc.contributor.mitauthorVerma, Naveen
dc.contributor.mitauthorSinangil, Mahmut Ersin
dc.contributor.mitauthorChandrakasan, Anantha P.
dc.relation.journalIEEE Journal of Solid-State Circuitsen
dc.eprint.versionFinal published versionen
dc.type.urihttp://purl.org/eprint/type/JournalArticleen
eprint.statushttp://purl.org/eprint/status/PeerRevieweden
dspace.orderedauthorsSinangil, Mahmut E.; Verma, Naveen; Chandrakasan, Anantha P.en
dc.identifier.orcidhttps://orcid.org/0000-0002-5977-2748
mit.licensePUBLISHER_POLICYen
mit.metadata.statusComplete


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record