| dc.contributor.author | Verma, Naveen | |
| dc.contributor.author | Sinangil, Mahmut Ersin | |
| dc.contributor.author | Chandrakasan, Anantha P. | |
| dc.date.accessioned | 2010-04-07T20:16:43Z | |
| dc.date.available | 2010-04-07T20:16:43Z | |
| dc.date.issued | 2009-11 | |
| dc.identifier.issn | 0018-9200 | |
| dc.identifier.other | INSPEC Accession Number: 10957790 | |
| dc.identifier.uri | http://hdl.handle.net/1721.1/53553 | |
| dc.description.abstract | In modern ICs, the trend of integrating more on-chip memories on a die has led SRAMs to account for a large fraction of total area and energy of a chip. Therefore, designing memories with dynamic voltage scaling (DVS) capability is important since significant active as well as leakage power savings can be achieved by voltage scaling. However, optimizing circuit operation over a large voltage range is not trivial due to conflicting trade-offs of low-voltage (moderate and weak inversion) and high-voltage (strong inversion) transistor characteristics. Specifically, low-voltage operation requires various assist circuits for functionality which might severely impact high-voltage performance. Reconfigurable assist circuits provide the necessary adaptability for circuits to adjust themselves to the requirements of the voltage range that they are operating in. This paper presents a 64 kb reconfigurable SRAM fabricated in 65 nm low-power CMOS process operating from 250 mV to 1.2 V. This wide supply range was enabled by a combination of circuits optimized for both subthreshold and above-threshold regimes and by employing hardware reconfigurability. Three different write-assist schemes can be selectively enabled to provide write functionality down to very low voltage levels while preventing excessive power overhead. Two different sense-amplifiers are implemented to minimize sensing delay over a large voltage range. A prototype test chip is tested to be operational at 20 kHz with 250 mV supply and 200 MHz with 1.2 V supply. Over this range leakage power scales by more than 50 X and a minimum energy point is achieved at 0.4 V with less than 0.1 pJ/bit/access. | en |
| dc.description.sponsorship | Defence Advanced Research Projects Agency | en |
| dc.language.iso | en_US | |
| dc.publisher | Institute of Electrical and Electronics Engineers | en |
| dc.relation.isversionof | http://dx.doi.org/10.1109/jssc.2009.2032493 | en |
| dc.rights | Article is made available in accordance with the publisher's policy and may be subject to US copyright law. Please refer to the publisher's site for terms of use. | en |
| dc.source | IEEE | en |
| dc.subject | low-power SRAM design | en |
| dc.subject | dynamic voltage scaling | en |
| dc.subject | circuit reconfigurability | en |
| dc.subject | cache memories | en |
| dc.title | A Reconfigurable 8T Ultra-Dynamic Voltage Scalable (U-DVS) SRAM in 65 nm CMOS | en |
| dc.type | Article | en |
| dc.identifier.citation | Sinangil, M.E., N. Verma, and A.P. Chandrakasan. “A Reconfigurable 8T Ultra-Dynamic Voltage Scalable (U-DVS) SRAM in 65 nm CMOS.” Solid-State Circuits, IEEE Journal of 44.11 (2009): 3163-3173. © 2009 Institute of Electrical and Electronics Engineers. | en |
| dc.contributor.department | Massachusetts Institute of Technology. Department of Electrical Engineering and Computer Science | en_US |
| dc.contributor.department | Massachusetts Institute of Technology. Microsystems Technology Laboratories | en_US |
| dc.contributor.approver | Chandrakasan, Anantha P. | |
| dc.contributor.mitauthor | Verma, Naveen | |
| dc.contributor.mitauthor | Sinangil, Mahmut Ersin | |
| dc.contributor.mitauthor | Chandrakasan, Anantha P. | |
| dc.relation.journal | IEEE Journal of Solid-State Circuits | en |
| dc.eprint.version | Final published version | en |
| dc.type.uri | http://purl.org/eprint/type/JournalArticle | en |
| eprint.status | http://purl.org/eprint/status/PeerReviewed | en |
| dspace.orderedauthors | Sinangil, Mahmut E.; Verma, Naveen; Chandrakasan, Anantha P. | en |
| dc.identifier.orcid | https://orcid.org/0000-0002-5977-2748 | |
| mit.license | PUBLISHER_POLICY | en |
| mit.metadata.status | Complete | |