Show simple item record

dc.contributor.authorChu, Tam-Anhen_US
dc.date.accessioned2023-03-29T14:21:08Z
dc.date.available2023-03-29T14:21:08Z
dc.date.issued1982-05
dc.identifier.urihttps://hdl.handle.net/1721.1/149030
dc.description.abstractScalingof VLSI digital systems introduces new problems to the design of synchronous systems, due to the disproportional increase in wire delays with the decrease in transistor sizes. One the other hand, the asynchronous self-timed design approach, which has been traditionally less attractive, offer a number of advantages for VLSI. Also, this approach can be directly incorporated into a structured design methodology for Packet Communication Architectures. This paper considers a practical self-timed design methodology and studies its implementation in nMOS. The C-element and the arbiter circuit, two main circuit components of self-timed systems, are analyzed to allow the evaluation of the design approach.en_US
dc.relation.ispartofseriesMIT-LCS-TM-220
dc.titleCircuit Analysis of Self-timed Elements for NMOS VLSI Systemsen_US
dc.identifier.oclc9824802


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record